12,981 research outputs found

    Globalización y Estado del bienestar: debates actuales en Europa y Asia. Una presentación

    Get PDF
    Presentación del III Scientific Congress on the Law of The Philippines and Spain, Málaga, Facultad de Derecho de la Universidad de Málaga, 10-11 de mayo de 2017

    CMOS design of cellular APAPs and FPAPAPs: an overview

    Get PDF
    CNN-based analog visual microprocessors have similarities with the so-called Single Instruction Multiple Data systems, although they work directly on analog signal representations obtained through embedded optical sensors and hence do not need a frontend sensory plane or analog-to-digital converters. The architecture of these visual microprocessors is illustrated in the paper through two prototype chips, namely: ACE4K and ACE16K. In both cases, as in other related chips the architecture includes a core array of interconnected elementary processing units, surrounded by a global circuitry.Office of Naval Research N00014-00-10429Comisión Interministerial de Ciencia y Tecnología TIC-1999-082

    Accurate and simple modeling of amplifier dc gain nonlinearity in switched-capacitor circuits

    Get PDF
    This paper presents an accurate and simple model for dc gain nonlinearity of operational amplifiers used in the switched-capacitor circuits such as the sigma-delta modulators. The proposed model can simply be used in the time-domain system level simulation of sigma-delta modulators to evaluate the effect of amplifier's dc gain nonlinearity on the overall linearity of the modulator as well as in the other switched- capacitor circuits as explored in the paper.Comisión Interministerial de Ciencia y Tecnología TIC2003-0235

    Learning in neuro/fuzzy analog chips

    Get PDF
    This paper focus on the design of adaptive mixed-signal fuzzy chips. These chips have parallel architecture and feature electrically-controlable surface maps. The design methodology is based on the use of composite transistors - modular and well suited for design automation. This methodology is supported by dedicated, hardware-compatible learning algorithms that combine weight-perturbation and outstar

    Switched-Current Chaotic Neurons

    Get PDF
    The Letter presents two nonlinear CMOS current-mode circuits that implement neuron soma equations for chaotic neural networks. They have been fabricated in a double-metal, single-poly 1.6µm CMOS technology. The neuron soma circuits use a novel, highly accurate CMOS circuit strategy to realise piecewise-linear characteristics in the current-mode domain. Their prototypes obtain reduced area and low voltage power supply (down to 3V) with a clock frequency of 500 kHz

    Extracellular Vesicle-Mediated Communication between the Glioblastoma and Its Microenvironment

    Get PDF
    The glioblastoma is the most malignant form of brain cancer. Glioblastoma cells use multiple ways of communication with the tumor microenvironment in order to tune it for their own benefit. Among these, extracellular vesicles have emerged as a focus of study in the last few years. Extracellular vesicles contain soluble proteins, DNA, mRNA and non-coding RNAs with which they can modulate the phenotypes of recipient cells. In this review we summarize recent findings on the extracellular vesicles-mediated bilateral communication established between glioblastoma cells and their tumor microenvironment, and the impact of this dialogue for tumor progression and recurrence.España MINECO grant number PGC2018-094654-B-10

    CMOS current-mode chaotic neurons

    Get PDF
    This paper presents two nonlinear CMOS current-mode circuits that implement neuron soma equations for chaotic neural networks, and another circuit to realize programmable current-mode synapse using CMOS-compatible BJT's. They have been fabricated in a double-metal, single-poly 1.6 /spl mu/m CMOS technology and their measured performance reached the expected function and specifications. The neuron soma circuits use a novel, highly accurate CMOS circuit strategy to realize piecewise-linear characteristics in the current-mode domain. Their prototypes obtain reduced area and low voltage power supply (down to 3 V) with clock frequency of 500 kHz. As regard to the synapse circuit, it obtains large linearity and continuous, linear, weight adjustment by exploration of the exponential-law operation of CMOS-BJT's. The full accordance observed between theory and measurements supports the development of future analog VLSI chaotic neural networks to emulate biological systems and advanced computation

    Integrated chaos generators

    Get PDF
    This paper surveys the different design issues, from mathematical model to silicon, involved on the design of integrated circuits for the generation of chaotic behavior.Comisión Interministerial de Ciencia y Tecnología 1FD97-1611(TIC)European Commission ESPRIT 3110
    corecore